Zwoliński, Mark.

Digital system design with SystemVerilog / Mark Zwolinski. - Upper Saddle River, N.J. : London : Prentice Hall ; Pearson Education [distributor], 2010. - xxix, 367 p. : ill. ; 24 cm.

Includes bibliographical references and index.

Chapter 1: Introduction -- Chapter 2: Combinational Logic Design -- Chapter 3: Combinational Logic Using SystemVerilog Gate Models -- Chapter 4: Combinational Building Blocks -- Chapter 5: SystemVerilog Models of Sequential Logic Blocks -- Chapter 6: Synchronous Sequential Design -- Chapter 7: Complex Sequential Systems -- Chapter 8: Writing Testbenches -- Chapter 9: SystemVerilog Simulation -- Chapter 10: SystemVerilog Synthesis -- Chapter 11: Testing Digital Systems -- Chapter 12: Design for Testability -- Chapter 13: Asynchronous Sequential Design -- Chapter 14: Interfacing with the AnalogWorld.

To design state-of-the-art digital hardware, engineers first specify functionality in a high-level Hardware Description Language (HDL)—and today’s most powerful, useful HDL is SystemVerilog, now an IEEE standard. Digital System Design with SystemVerilog is the first comprehensive introduction to both SystemVerilog and the contemporary digital hardware design techniques used with it. Building on the proven approach of his bestselling Digital System Design with VHDL, Mark Zwolinski covers everything engineers need to know to automate the entire design process with SystemVerilog—from modeling through functional simulation, synthesis, timing simulation, and verification. Zwolinski teaches through about a hundred and fifty practical examples, each with carefully detailed syntax and enough in-depth information to enable rapid hardware design and verification. All examples are available for download from the book's companion Web site, zwolinski.org.

9780137045792 0137045794

2009034771


Verilog (Computer hardware description language)
Electronic digital computers -- Design and construction.
Computer simulation.

621.39028553