MARC details
| 008 - FIXED-LENGTH DATA ELEMENTS--GENERAL INFORMATION |
| fixed length control field |
100228s2009 flua b 001 0 eng |
| 010 ## - LIBRARY OF CONGRESS CONTROL NUMBER |
| LC control number |
2008026558 |
| 020 ## - INTERNATIONAL STANDARD BOOK NUMBER |
| International Standard Book Number |
9781420044713 (hardback : alk. paper) |
| 020 ## - INTERNATIONAL STANDARD BOOK NUMBER |
| International Standard Book Number |
1420044710 |
| 035 ## - SYSTEM CONTROL NUMBER |
| System control number |
(Sirsi) u4014 |
| 040 ## - CATALOGING SOURCE |
| Original cataloging agency |
EG-CaNU |
| Transcribing agency |
EG-CaNU |
| Modifying agency |
EG-CaNU |
| 042 ## - AUTHENTICATION CODE |
| Authentication code |
ncode |
| 082 00 - DEWEY DECIMAL CLASSIFICATION NUMBER |
| Classification number |
004.1 |
| Edition number |
22 |
| 245 00 - TITLE STATEMENT |
| Title |
Design of cost-efficient interconnect processing units : |
| Remainder of title |
Spidergon STNoC / |
| Statement of responsibility, etc. |
Marcello Coppola ... [et al.]. |
| 260 ## - PUBLICATION, DISTRIBUTION, ETC. |
| Place of publication, distribution, etc. |
Boca Raton : |
| Name of publisher, distributor, etc. |
CRC Press, |
| Date of publication, distribution, etc. |
c2009. |
| 300 ## - PHYSICAL DESCRIPTION |
| Extent |
xxi, 263 p. : |
| Other physical details |
ill. ; |
| Dimensions |
25 cm. + |
| Accompanying material |
1 CD-ROM (4 3/4 in.). |
| 490 0# - SERIES STATEMENT |
| Series statement |
System-on-chip design and technologies |
| 504 ## - BIBLIOGRAPHY, ETC. NOTE |
| Bibliography, etc. note |
Includes bibliographical references (p. 235-261) and index. |
| 505 ## - FORMATTED CONTENTS NOTE |
| Formatted contents note |
|
| 520 ## - SUMMARY, ETC. |
| Summary, etc. |
To solve critical network-on-chip (NoC) architecture and design problems related to structure, performance and modularity, engineers generally rely on guidance from the abundance of literature about better-understood system-level interconnection networks. However, on-chip networks present several distinct challenges that require novel and specialized solutions not found in the tried-and-true system-level techniques. A Balanced Analysis of NoC Architecture As the first detailed description of the commercial Spidergon STNoC architecture, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC examines the highly regarded, cost-cutting technology that is set to replace well-known shared bus architectures, such as STBus, for demanding multiprocessor system-on-chip (SoC) applications. Employing a balanced, well-organized structure, simple teaching methods, numerous illustrations, and easy-to-understand examples, the authors explain: how the SoC and NoC technology works why developers designed it the way they did the system-level design methodology and tools used to configure the Spidergon STNoC architecture differences in cost structure between NoCs and system-level networks From professionals in computer sciences, electrical engineering, and other related fields, to semiconductor vendors and investors all readers will appreciate the encyclopedic treatment of background NoC information ranging from CMPs to the basics of interconnection networks. The text introduces innovative system-level design methodology and tools for efficient design space exploration and topology selection. It also provides a wealth of key theoretical and practical MPSoC and NoC topics, such as technological deep sub-micron effects, homogeneous and heterogeneous processor architectures, multicore SoC, interconnect processing units, generic NoC components, and embeddings of common communication patterns. An Arsenal of Practical Learning Tools at Your Disposal The book features a complimentary CD-ROM for practical training on NoC modeling and design-space exploration. It incorporates the award-winning System C-based On-Chip Communication Network (OCCN) environment, the only open-source network modeling and simulation framework currently available. With its consistent, comprehensive overview of the state of the art and future trends of NoC design, this indispensible text can help readers harness the value within the vast and ever-changing world of network-on-chip technology. |
| 596 ## - |
| -- |
1 |
| 650 #0 - SUBJECT ADDED ENTRY--TOPICAL TERM |
| Topical term or geographic name entry element |
Networks on a chip. |
| 9 (RLIN) |
7953 |
| 610 20 - SUBJECT ADDED ENTRY--CORPORATE NAME |
| Corporate name or jurisdiction name as entry element |
ST Microelectronics. |
| 9 (RLIN) |
7954 |
| 650 #0 - SUBJECT ADDED ENTRY--TOPICAL TERM |
| Topical term or geographic name entry element |
Microprocessors. |
| 9 (RLIN) |
7955 |
| 700 1# - ADDED ENTRY--PERSONAL NAME |
| Personal name |
Coppola, Marcello. |
| 9 (RLIN) |
7956 |